#### TELEDYNE PHILBRICK ## 1MHz, 5MHz, 100kHz High Performance, Low Drift, Voltage to **Frequency Converters** The 4705 (1MHz), 4707 (5MHz), and 4709 (100kHz) are high performance, low drift voltage to frequency converters capable of providing a train of pulses whose frequency is a linear function of the input signal range. Twenty percent overrange, 16 bit resolution, and low full scale and offset voltage drifts allow these devices to be used in a wide range of applications that require high resolution and stability over a wide operating frequency range. For 1MHz applications requiring greater linearity, the 4705-01 is available with a guaranteed $\pm 0.0005\%$ FS plus $\pm 0.02\%$ of signal nonlinearity error. For 100kHz applications requiring better temperature stability, the 4709-02 is available with a guaranteed ± 12ppm of FS/°C full scale drift. As current to frequency devices, the 4705, 4707, and 4709 resolve currents as low as 250pA, allowing operation with full scale voltages from less than 250mV to greater than 100V. Optional voltage offsetting allows increased output frequency range. Applications include digital frequency systhesis, digital transmission and sychronous speed control. #### **Applications Information** These voltage to frequency converters are factory trimmed to a zero and full scale accuracy of better than 1 part in 1000. Thus for most positive voltage input applications, they are connected as shown in Figure 1 without the addition of trim components. This produces a TTL compatible output pulse with nominal width equal to 1/3 the period of device full scale frequency. Figure 1. Positive Input Signals # 4705 4707 #### FEATURES - Wide Operating Range, 0.1Hz to 5MHz - ± 0.0005%FS Max Nonlinearity - ± 12ppm of FS/°C Max Full Scale - Resolution Equivalent to 16 Bits - Dynamic Range Equivalent to 20 Bits - · High Noise Rejection - Current to Frequency Capability #### APPLICATIONS - Process Transducers - Digital Frequency Synthesis - Wide Range Phase Locked Loops - No Drift Integrate/Hold - FM Telemetry - · Servo Loops - Synchronous Speed Control Allied Drive @ Rte. 128, Dedham, Massachusetts 02026 SPECIFICATIONS @25°C, V<sub>CC</sub> = ±15 V (unless otherwise indicated) | | TYPICAL | 709 | | 705 | | 707 | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|---------------------------------------|---------------------------|----------------------|---------------------------------------|--------------------------| | ULL SCALE FREQUENCY (FS fout) | TYPICAL GUARANTEED 100 kHz | | TYPICAL GUARANTEED 1 MHz | | TYPICAL GUARANTEED 5 MHz | | | NALOG INPUT | | | | HITE | - B N | AMZ | | Signal Range, relative to ±V <sub>CC</sub> Common | | | | | | | | ●+Vin | 10 µV to 12 V | 100 µV to 11 V | 10 #V to 12 V | 400-3440-54 | | | | @ +lin (±25%) | | 450 pA to 450 µA | 10 #V to 12 V | 100 µV to 10.5 V | 10 µV to 12 V | 100 µV to 10.5 V | | • -Vin | 10 µV to 100 mV | - 400 PA 10 400 PA | | 850 pA to 850 µA | | 900 pA to 900 μA | | Common Mode Voltage Range (see Fig. 6D) | ±100 mV | | 10 µV to 1 V<br>±1 V | | 10 μV to 1 V | | | Common Mode Rejection Ratio (at CMV) | 60 dB | | | ~~~ | ±1 V | | | Offset Voltage (trimmable to zero) | ±1 mV | ±3 mV | 60 dB | | 60 dB | | | Impedance @ +Vin (±25%) | T1 1114 | 23 KΩ | ±3 mV | ±10 mV | ±3 mV | ±10 mV | | Overvoltage Protection @ +Vin and -Vin | ±V <sub>CC</sub> | 23 1/11 | | 11 ΚΩ | | 12 KΩ | | Overcurrent Protection @ +lin | 150% max. lin | | ±Vcc | | ±V <sub>CC</sub> | | | | 150% max, I(n | | 150% max. lin | | 150% mex. lin | | | REQUENCY OUTPUT - NONLINEARITY | | | | | | | | Ideal Transfer Function over Signal Range @ +Vin | (100 kHz)(\ | | (1 MHz)(Vir | /10 V) | (5 MHz)(Vin | /10 V) | | Nonlinearity, ±% Full Scale plus ± %Signal | - 100 μV | to 11 V | 100 µV to | 10.5 V | 200 μV to | | | ● 25°C | 0.001 ± 0.004 | 0.005 ± 0.02 | 0.0002 ± 0.012 | 0.001 ± 0.05 | 0.004 ± 0.02 | 0.01 + 0.05 | | From 0°C to +70°C (4709) | 0.001 ± 0.006 | 0.01 ± 0.03 | | | | 0.01 . 0.00 | | From 0°C to +50°C (4705/4707) | | | 0.0003±0.03 | | 0.005 ± 0.03 | 0.02 + 0.08 | | @ 25°C (4706-01) | , | * * * * * * * * * * * * * * * * * * * | | 0.0005±0.02 | 0.000 2 0.00 | 0.02 7 0,00 | | Full Scale Factor (Vin for FS fout, trimmable to 10 V) | | 9.9 ± 0.05 | | 9.9 ± 0.05 | | 9.9 ± 0.05 | | Wave Form/Timing (See Fig. 7) | TTL Compet | ible | * | | | 0.00 | | Pulse Characteristics | | • | | | | | | "1" (HIGH) No Load/+0.4 mA Load | | +5V±0.5V/+2.4V | | +5V±0.5V/+2.4V | | +5V±0.5V/+2.4V | | "0" (LOW) | | +0.2V±0.2V@-16mA | | +0.2V±0.2V@-16mA | | +0.2V±0.2V <b>©</b> -16π | | | | sink current | | sink current | | sink current | | Width | 3.5 µsec | 2.5 µs to 4.5 µs | 0.35 µsec | 0.2 usec to 0.5 usec | 90 nsec | 50 nsec to 150 nsec | | Output Impedance (High State) ±20% | | 3 KΩ | | 680 Ω | SO HISEC | 680 Ω | | Fan Out | | 10 TTL Loads | | 10 TTL Loads | | 10 TTL Loads | | ESPONSE | | | | 10 11E E0003 | | TO TTE LONGS | | Settling Time to 0.01% for Step Input (typical) | 1 to 2 pulses of nev | | | | <b>'e</b> | | | Cottoning Time to 0.01% for Step Import (typical) | | v | 1 to 2 pulses of new | · | 1 to 2 pulses of new | | | Overload Recovery | freq. +10 μsec<br>20 msec | | freq. +10 µsec | | freq. +10 µsec | | | Allowable Capacitive Load for Rated Performance | 500 pF | | 1 msec | | 5 μsec | | | | 500 pr | | 100 pF | | 50 pF | | | FABILITY OF FULL SCALE FREQUENCY | | *** | | | | | | Temperature Coefficient ±PPM/°C | | | | | | | | 4709/4705/4705-01/4707 | | 44 . | 44 | 200 | 80 | 150 | | 4709-02 | | 12 | • | | | | | Power Supply Sensitivity, ± PPM/%△Vcc | | 100 | | 500 | | 1500 | | Drift Per Day/Per Month ± PPM | 10/30 | | 100/200 | · · | 150/300 | | | ABILITY OF ZERO OFFSET VOLTAGE | | | | | · · · · · · · · · · · · · · · · · · · | | | Temperature Coefficient ± #V/°C | 3 | 30 | 10 | 50 | 30 | | | Power Supply Sensitivity ± µV/%△Vcc (V trim constant) | | 50 | | 100 | | 100 | | Warm Up Time to 0.1% | < 10 min. | | < 10 min. | 100 | < 10 min. | 300 | | OWER REQUIREMENT | | · · · · · · · · · · · · · · · · · · · | | | < 10 mm, | | | | 44034 44011 | | | | | | | Voltage Range ± V <sub>CC</sub> Auxilliary | ±12 V to ±18 V | ±15 V ±1% | ±12 V to ±18 V | ±15 V ±5% | | ±15V±1%,±0.1% reg | | | | | | | | +5 V ± 5%, ±0.5% reg. | | Current ±loc @ ±Voc = ±15 V<br>Auxilliary @ +5 V | | ±18 mA | | ±24 mA | | +40 mA, -20 mA | | The state of s | | | | | | +50 mA | | VVIRONMENT/RELIABILITY | | | | | | | | Operating Temperature Range | -25 to +85 °C | 0 to +70 °C | -25 to +85 °C | 0 to +70 °C | -25 to +85°C | 0 to +70°C | | Storage Temperature Range | ' | -55 to +125 °C | | -55 to +125 °C | | -55 to +125°C | | Caution: D. | | | | | | | | Caution: Do not connect output pin to -V <sub>CC</sub> or device | | | | | 3 | | | will fail!! Output may be connected to common indefin- | | | | | | | ote: All dimensions in parentheses are in contimeters Mechanical Dimensions for 4707 Recommended Socket: NSK-20 - Apply 10 mV between R1 and Signal Ground. Adjust R2 for f<sub>Out</sub> = Full Scale Frequency divided by 1000. - 2. Apply 10 V between R1 and Signal Ground. Adjust R1 for fout equals device Full Scale Frequency. - 3. Repeat (1) and (2) for precise Zero & Full Scale set. Note: All fixed and variable trim components should have temperature coefficients similar to that of the V to F being used, e.g., they should be wire wound, metal film or cermet. Figure 2. Zero & Full Scale Trim Positive Voltage Input #### Negative Input Signals (Input to -Vin Pin) The 4705 and 4707 can operate with negative input voltages as great as 1 V applied to the $-V_{in}$ pin as shown in Figure 4B. This one volt signal will produce a Full Scale Output Frequency of 1/10 the specified Full Scale Frequency. The 4709 can be operated with up to -50 mV at the $-V_{in}$ pin. To obtain specified Full Scale output frequency for an input voltage of less than plus or minus 10 volts, see Full Scale Factor Change. It should be noted that input impedance at the $-V_{in}$ pin is typically greater than 10 Meg ohm. #### Zero & Full Scale Trim (Input to -Vin Pin) Zero Trim is performed with R2 as shown in Figure 2. For Full Scale Trim, connect R1 between $+V_{in}$ and Signal Ground. Follow the Trim Procedure for signals at the +Vin pin. #### Current Input (Signal to +Iin Pin) The Full Scale Current Sensitivity IFS of each V to F model has a tolerance of about ±25%. The exact fFS may be set using the circuit of Figure 5A. #### THEORY OF OPERATION To take maximum advantage of V to F versatility, a functional block diagram (Figure 3) and theory of operation is provided. With this information, input and output circuitry are easily modified to handle virtually any signal or load. The V to F is a free running (astable) voltage controlled multivibrator (see Figure 3). The effective currents from the four inputs (A, B, C, and D) are summed at the minus input of op amp A1. A1 and transistor Q1 form a precision current pump, producing current I from the collector of Q1, which is a linear function of the A1 input currents. Current I charges capacitor C at a rate which is a precise linear function of the V to F input. When the voltage impressed on C (due to I) reaches a fixed precision threshold, the Schmitt-Trigger output changes state and triggers the one-shot (monostable) multivibrator, which in turn produces a constant width output pulse. This pulse performs two functions. Amplified by Q2, it is the output of the V to F and it functionally activates the Precision Charge Dispenser (PCD). The PCD discharges C to the same reference level every time an output pulse is produced. Thus, capacitor C is repeatedly charged between two precise voltages at a rate which is a linear function of the input signal, producing the waveforms shown in the timing diagram, Figure 7. That is, the rate of charging C, (the repetition rate of charging C and thus the output frequency) are functions of the V to F voltage and/or current inputs. #### **TRIM THEORY** The V to F input circuit Zero and Full Scale trim techniques are based on the input circuit amp (A1, Figure 3) and the user may treat the input as such within certain limits. No combination of signals may be applied to the inputs which will drive the A1 output positive. That is, a frequency output will not result if the total current into the positive inputs (A1, summing point) becomes negative with respect to the negative input. If this occurs, D1 will become forward biased, Q1 cut off, I becomes zero, and $f_{\rm Out}$ becomes zero. The inherent current Full Scale Factor has a tolerance of $\pm 25\%$ to give specified Full Scale frequency out. Factory trims the full scale $\pm V_{\rm in}$ to within $\pm 0.5\%$ . Figure 3. V to F Simplified Block Diagram #### **FULL SCALE FACTOR CHANGE** The Specified V to F Full Scale Factor is 9.9 V ±0.05V to produce Full Scale Frequency out. Many applications require FS fout for other (larger or smaller) Full Scale input signals and polarities. Figures 4A through 4F illustrate how to operate these V to F's with such signal levels. #### Magnitude of Vin > 10 Volts The 4705, 4707, and 4709 can be operated with input voltages greater than +10 V by connecting a fixed resistor and trim potentiometer in series with the + voltage input (see Figure 4A). For voltages more negative than -10 V, the attenuator network of Figure 4B performs well. Zero Trim and other adjustments remain the same as for Figure 2. If the full scale input voltage is between +0.1 V and +10 V, the full scale output is set by using the + current input terminal with a series resistor as shown in Figure 4C. The only effect will be to reduce dynamic range since the minimum input voltage does not change from 10 $\mu$ V. To keep a 120 dB dynamic range, use Figure 4D. When the Full Scale Input Signal is between -0.1 volts and +0.1 volts, a low drift amplifier such as the TP 1703 should be used to raise the signal to 10 V. See Figure 4D. Figure 4A. Full Scale +VIN Greater than +10 V Figure 4B. Full Scale Input Voltage More Negative than -10 V Figure 4C. Full Scale Input Between $\approx +10 \mu V$ and +100 mV Figure 4D. Full Scale Input Voltage Between -.1 V and + .1 V #### Reduce Full Scale fout Below Specified FS fout In some applications, a Full Scale output frequency of less than specified Full Scale is required when the input signal is 10 volts or greater. The circuits of Figures 4 and 5 which show attenuation of the input signal to 10 volts are used to decrease the Full Scale input signal below 10 V and, therefore, decrease Full Scale fout. To maximize use of the dynamic range, the input signal is conditioned to +10 V or -1 V and a binary or BCD frequency divider (counter) is connected to the output. Any TTL or CMOS device may be used, from a simple divide by 10 unit to the CMOS DC4059, which can divide by any number from 3 to 15,999. If, for example, the 4709 FS output is set at 100 kHz, as shown in Figure 4E, counter output will be 10 kHz while the minimum output frequency will be 10 mHz. Figure 4E. Full Scale Output Less Than Specified When V(N Is Equal To Or Greater Than 10 V #### Full Scale Input Current Greater Than Specified If the full scale input current is greater than $+200~\mu A$ , the "current splitter" circuit of Figure 5A is used. As noted in Figure 5A, the voltage developed at the wiper of the potentiometer must be less than the compliance voltage of the current source. A negative input current is conditioned by passing it through a resistor connected between $-V_{in}$ and signal common and thus producing a negative voltage. (Trim with pot between $+V_{in}$ and common.) The compliance voltage of the current source must be greater than the maximum voltage developed across the resistor. Figure 5A. Zero & Full Scale Trim for Positive Input Currents The best way to CONDITION CURRENT SIGNALS is with the classic current to voltage converter circuit shown in Figure 5B. With this circuit and the "right" amplifier, virtually any current (even femtoamps) will provide a positive or negative full scale input with no compliance voltage problem. Figure 5B. Full Scale Input Currents Negative Of Less Than 200 µA ### OPERATION WITH BIPOLAR, FAST, or NON-ZERO BASED INPUT SIGNALS — "OFFSETTING" Many V to F applications require operation with bipolar input signals (e.g. -5 V to +5 V). In other applications the input signal is changing rapidly (e.g. ±1V @ 10 kHz). In still others the input signal does not pass through zero (e.g. +6 V to +8 V). Such signals cannot be handled by V to F's when connected as illustrated in Figures 1 through 5. However, their versatile op amp input circuit is easily adaptable to these signals through the technique of OFFSETTING. It is implemented by the application of a fixed OFFSET signal to one of the three V to F inputs, usually such as to produce an output or OFFSET frequency when the input signal of interest is zero. Essentially, the OFFSET voltage or current is algebraically added to the signal of interest at the op amp summing point. The effective input resistor for the plus and minus Vin pins is R3 in Figure 3. A different OFFSET technique is required for each of these three types of input signals, therefore, they are described separately. Figure 6A, V to F With +5 V Offset Allows Operation With Bipolar ±5 V Input Signal #### **Operation With Bipolar Input Signals** A $\pm 5$ V signal connected to the $\pm V_{in}$ pin of a 4709 as shown in Figure 2 will produce no output from $\pm 5$ V to 0 V and 0 to 50 kHz out from 0 V to $\pm 5$ V $_{in}$ . Essentially an OFFSET of $\pm 5$ V (½ Full Scale) must be added to the $\pm 5$ V input voltage to produce 0.1 Hz out for $\pm 5$ V $_{in}$ . This may be accomplished as shown in Figure 6A by injecting an offset current into the $\pm I_{in}$ pin through R1 and R2. This is the equivalent of connecting a resistor, with the same value as the $\pm V_{in}$ input resistor (23K), to $\pm 5$ V. #### Operation With Non-Zero Based Signals (Figure 6B) When the signal of interest is a small changing voltage impressed on a fixed DC voltage, the $+V_{in}$ pin is offset to eliminate the fixed voltage while the signal is applied to the $+I_{in}$ pin to provide a scale factor increase. For example, in Figure 6B a 2 V signal is impressed on a fixed +15 V. The +15 V is offset to zero by summing it through R1 and R2 at the op amp $+I_{in}$ pin with -15 V from $-V_{CC}$ through the 10K $+V_{in}$ input resistor. R1 and R2 reduce the scale factor so the 2 volt signal provides a full 1 MHz out from the 4705. The 50K offset trim pot is used to set the minimum $f_{out}$ , while R1 sets maximum $f_{out}$ . Figure 6B. V to F with -15V Offset Allows Operation with Small (2V) Signal Impressed on Larger DC Voltage (+15V) #### Operation With Fast Signals (FM Modulation) A basic V to F application requires operation with DC to high frequency input signals (for example, a fiber optic FM data link with response from DC to 50 kHz). To accurately handle this signal the output of the V to F must be able to change much faster than the input. The basic response time of a V to F is one period of the new frequency plus approximately 5 µsec. For example, if the input of a 4707, 5 MHz V to F is changed one volt from 1.01 volts to 0.01 volts the new frequency is 5 kHz and response time is 1/5 kHz +5 $\mu sec$ or $\approx 205 \mu sec$ . When the input changes from 11 volts to 10 volts the new frequency is 5 MHz and response time is $\approx$ 5.2 $\mu$ sec. If the system is to accurately follow a 50 kHz input sine wave, V to F response must be less than 1/10 the period of the signal of interest. This is accomplished as shown in Figure 6C by offsetting the V to F output to 2.5 MHz with +5 V at the +Vin pin and connecting the ±1 V signal to the -Vin pin, #### Operation With Differential Input Signals (4705, 4707) The $+V_{in}$ and $-V_{in}$ pins of the 4705 and 4707 represent a differential input capable of accepting a $\pm 1$ V signal from a balanced line or bridge transducer and rejecting any common mode voltage. This ability often eliminates the need for a differential amplifier. However, to effectively use this pair of input terminals differentially, several simple conventions (definitions) must be observed as illustrated in Figure 6D. - Common Mode Voltage (CMV) is defined as the voltage between ±V<sub>CC</sub> common and the negative V<sub>in</sub> pin. - 2. The positive V<sub>in</sub> pin must always be positive with respect to the negative V<sub>in</sub> pin. - 3. CMV Range is typically ±1 V. - 4. The differential (floating, balanced) signal source must be returned to ±V<sub>CC</sub> common through a resistance and must not create voltages which exceed the limits set by 1, 2, and 3. 5. $$f_{out} = \frac{(+V_{in})-(-V_{in}) \times FS f_{out}}{10 \text{ V}}$$ Note: The 4709 may be operated in a similar manner but the maximum CMV is $\pm 100$ mV. Figure 6C. V to F With Offset (+5 V) To Provide Fast Response (50 kHz) Figure 6D. Definition of Differential & Common Mode Voltage #### **OUTPUT CIRCUIT** #### Wave Form The output circuit of each V to F (see Figure 3) is designed to drive 10 TTL loads. However, each is slightly different to maximize the speed power trade off. Output pulse amplitude of the 4705 and 4709 may be increased by shunting R4, or decreased by shunting R5. This will also increase rise time and the ability to drive a capacitive load. Figure 7 illustrates typical output pulse shape, timing, and waveform. #### Protection The output of these V to F's may be shorted to common indefinitely, and to $+V_{CC}$ for several microseconds, but they must *never* be connected to $-V_{CC}$ or failure will result. Figure 7. V to F Output Waveform & Timing Mechanical Dimensions for 4705 & 4709 Teledyne Philbrick makes no representation that use of its modules in the circuits described herein, or use of other technical information contained herein will not infringe on existing or future patent rights nor do the descriptions contained herein imply the granting of licenses to make, use, or sell equipment constructed in accordance therewith. Allied Drive @ Rte. 128, Dedham, Massachusetts 02026 Tel: (617) 329-1600, TWX: (710) 348-6726, Tix: 92-4439