# MM54C173/MM74C173 TRI-STATE® Quad D Flip-Flop

## **General Description**

The MM54C173/MM74C173 TRI-STATE quad D flip-flop is a monolithic complementary MOS (CMOS) integrated circuit constructed with N- and P-channel enhancement transistors. The four D-type flip-flops operate synchronously from a common clock. The TRI-STATE output allows the device to be used in bus-organized systems.

The outputs are placed in the TRI-STATE mode when either of the two output disable pins are in the logic "1" level. The input disable allows the flip-flops to remain in their present states without disrupting the clock. If either of the two input disables are taken to a logic "1" level, the Q outputs are fed back to the inputs and in this manner the flip-flops do not change state.

Clearing is enabled by taking the input to a logic "1" level. Clocking occurs on the positive-going transition.

#### **Features**

- Supply voltage range
- 3V to 15V
- Tenth power TTL compatible
- Drive 2 LPTTL loads 0.45 V<sub>CC</sub> (typ.)
- High noise immunity
- Low power
- Medium speed operation
- High impedance TRI-STATE
- Input disable without gating the clock

### **Applications**

- Automotive
- Data terminals
- Instrumentation
- Medical electronics
- Alarm systems
- Industrial electronics
- Remote metering
- Computers

TL/F/5898-2

## **Connection Diagram**

#### **Dual-In-Line Package**



Top View

Order Number MM54C173 or MM74C173

#### **Truth Table**

#### (Both Output Disables Low)

| t <sub>n</sub>                  | t <sub>n+1</sub> |        |
|---------------------------------|------------------|--------|
| Data Input Disable              | Data<br>Input    | Output |
| Logic "1" on One or Both Inputs | Х                | Qn     |
| Logic "0" on Both Inputs        | 1                | 1      |
| Logic "0" on Both Inputs        | 0                | 0      |

TRI-STATE® is a registered trademark of National Semiconductor Corporation

© 1995 National Semiconductor Corporation TL/F/589

RRD-B30M105/Printed in U. S. A.

Absolute Maximum Ratings (Note 1)
If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

 $-0.3\mbox{V}$  to  $\mbox{V}_{\mbox{CC}} + 0.3\mbox{V}$ Voltage at Any Pin

Operating Temperature Range MM54C173  $-55^{\circ}\text{C}$  to  $+125^{\circ}\text{C}$ MM74C173  $-40^{\circ}\text{C}$  to  $+85^{\circ}\text{C}$ 

-65°C to +150°C Storage Temperature Range

Maximum V<sub>CC</sub> Voltage 18V Power Dissipation (PD) Dual-In-Line 700 mW Small Outline 500 mW Operating  $V_{CC}$  Range 3V to 15V Lead Temperature (Soldering, 10 seconds) 260°C

## DC Electrical Characteristics Min/Max limits apply across temperature range unless otherwise specified.

| Symbol                              | Parameter                                                               | Conditions                                                                                     | Min                                          | Тур            | Max        | Units    |
|-------------------------------------|-------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|----------------------------------------------|----------------|------------|----------|
| CMOS TO CM                          | IOS                                                                     |                                                                                                |                                              |                |            |          |
| V <sub>IN(1)</sub>                  | Logical "1" Input Voltage                                               | $V_{CC} = 5V$ $V_{CC} = 10V$                                                                   | 3.5<br>8.0                                   |                |            | V<br>V   |
| V <sub>IN(0)</sub>                  | Logical "0" Input Voltage                                               | $V_{CC} = 5V$ $V_{CC} = 10V$                                                                   |                                              |                | 1.5<br>2.0 | V<br>V   |
| V <sub>OUT(1)</sub>                 | Logical "1" Output Voltage                                              | $V_{CC} = 5V$ $V_{CC} = 10V$                                                                   | 4.5<br>9.0                                   |                |            | V<br>V   |
| V <sub>OUT(0)</sub>                 | Logical "0" Output Voltage                                              | $V_{CC} = 5V$ $V_{CC} = 10V$                                                                   |                                              |                | 0.5<br>1.0 | V<br>V   |
| I <sub>IN(1)</sub>                  | Logical "1" Input Current                                               | V <sub>CC</sub> = 15V                                                                          |                                              | 0.005          | 1.0        | μΑ       |
| I <sub>IN(0)</sub>                  | Logical "0" Input Current                                               |                                                                                                | -1.0                                         | 0.005          |            | μΑ       |
| loz                                 | Output Current in High<br>Impedance State                               | $V_{CC} = 15V, V_O = 15V$<br>$V_{CC} = 15V, V_O = 0V$                                          | -1.0                                         | 0.001<br>0.001 | 1.0        | μA<br>μA |
| Icc                                 | Supply Current                                                          | V <sub>CC</sub> = 15V                                                                          |                                              | 0.05           | 300        | mA       |
| LOW POWER                           | TTL/CMOS INTERFACE                                                      |                                                                                                |                                              |                |            |          |
| V <sub>IN(1)</sub>                  | Logical "1" Input Voltage                                               | $54C, V_{CC} = 4.5V$<br>$74C, V_{CC} = 4.5V$                                                   | V <sub>CC</sub> -1.5<br>V <sub>CC</sub> -1.5 |                |            | V<br>V   |
| V <sub>IN(0)</sub>                  | Logical "0" Input Voltage                                               | 54C, V <sub>CC</sub> = 4.5V<br>74C, V <sub>CC</sub> = 4.75V                                    |                                              |                | 0.8<br>0.8 | V<br>V   |
| V <sub>OUT(1)</sub>                 | Logical "1" Output Voltage                                              | $54C$ , $V_{CC} = 4.5V$ , $I_{O} = -360 \mu A$ $74C$ , $V_{CC} = 4.75V$ , $I_{O} = -360 \mu A$ | 2.4<br>2.4                                   |                |            | V<br>V   |
| V <sub>OUT(1)</sub>                 | Logical "0" Output Voltage                                              | 54C, $V_{CC} = 4.5V$ , $I_{O} = 360 \mu A$<br>74C, $V_{CC} = 4.75V$ , $I_{O} = 360 \mu A$      |                                              |                | 0.4<br>0.4 | V<br>V   |
| t <sub>pd0</sub> , t <sub>pd1</sub> | Propagation Delay Time to<br>a Logical "0" or Logical<br>"1" from Clock | $V_{CC} = 5V, C_L = 50 \text{ pF},$ $T_A = 25^{\circ}\text{C}$                                 |                                              | 500            |            | ns       |
| OUTPUT DRI                          | VE (See 54C/74C Family Chara                                            | cteristics Data Sheet) (Short Circuit C                                                        | current)                                     |                |            |          |
| ISOURCE                             | Output Source Current                                                   | $V_{CC} = 5V, V_{IN(0)} = 0V$ $T_A = 25^{\circ}C, V_{OUT} = 0V$                                | -1.75                                        |                |            | mA       |
| I <sub>SOURCE</sub>                 | Output Source Current                                                   | $V_{CC} = 10V, V_{IN(0)} = 0V$ $T_A = 25^{\circ}C, V_{OUT} = 0V$                               | -8.0                                         |                |            | mA       |
| I <sub>SINK</sub>                   | Output Sink Current                                                     | $V_{CC} = 5V$ , $V_{IN(1)} = 5V$<br>$T_A = 25^{\circ}C$ , $V_{OUT} = V_{CC}$                   | 1.75                                         |                |            | mA       |
| ISINK                               | Output Sink Current                                                     | $V_{CC} = 10V, V_{IN(1)} = 10V$ $T_A = 25^{\circ}C, V_{OUT} = V_{CC}$                          | 8.0                                          |                |            | mA       |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device

| Symbol                              | Parameter                                                                                    | Conditions                                            | Min      | Тур       | Max        | Units      |
|-------------------------------------|----------------------------------------------------------------------------------------------|-------------------------------------------------------|----------|-----------|------------|------------|
| t <sub>pd0</sub> , t <sub>pd1</sub> | Propagation Delay Time to a Logical "0" or Logical "1" from Clock to Output                  | $V_{CC} = 5V$ $V_{CC} = 10V$                          |          | 220<br>80 | 400<br>200 | ns<br>ns   |
| ts                                  | Input Data Set-up Time                                                                       | $V_{CC} = 5V$ $V_{CC} = 10V$                          |          | 40<br>15  | 80<br>30   | ns<br>ns   |
| t <sub>H</sub>                      | Input Data Hold Time                                                                         | $V_{CC} = 5V$ $V_{CC} = 10V$                          |          | 0         | 0          | ns<br>ns   |
| ts                                  | Input Disable Set-up Time, t <sub>S DISS</sub>                                               | $V_{CC} = 5V$ $V_{CC} = 10V$                          |          | 100<br>35 | 200<br>70  | ns<br>ns   |
| t <sub>H</sub>                      | Input Disable Hold Time, t <sub>H DISS</sub>                                                 | $V_{CC} = 5V$ $V_{CC} = 10V$                          |          | 0<br>0    | 0<br>0     | ns<br>ns   |
| t <sub>1H</sub> , t <sub>0H</sub>   | Delay from Output Disable to High Impedance<br>State (from Logical "1" or Logical "0" Level) | $V_{CC} = 5V, R_L = 10k$<br>$V_{CC} = 10V, R_L = 10k$ |          | 170<br>70 | 340<br>140 | ns<br>ns   |
| t <sub>H1</sub>                     | Delay from Output Disable to Logical "1" Level (from High Impedance State)                   | $V_{CC} = 5V$ $V_{CC} = 10V$                          |          | 170<br>70 | 340<br>140 | ns<br>ns   |
| t <sub>H0</sub>                     | Delay from Output Disable to Logical "0" Level (from High Impedance State)                   | $V_{CC} = 5V$ $V_{CC} = 10V$                          |          | 170<br>70 | 340<br>140 | ns<br>ns   |
| t <sub>pd0</sub> , t <sub>pd1</sub> | Propagation Delay from Clear to Output                                                       | $V_{CC} = 5V$ $V_{CC} = 10V$                          |          | 240<br>90 | 490<br>180 | ns<br>ns   |
| f <sub>MAX</sub>                    | Maximum Clock Frequency                                                                      | $V_{CC} = 5V$ $V_{CC} = 10V$                          | 3<br>7.0 | 4<br>12   |            | MHz<br>MHz |
| t <sub>W</sub>                      | Minimum Clear Pulse Width                                                                    | $V_{CC} = 5V$ $V_{CC} = 10V$                          |          | 150<br>70 |            | ns<br>ns   |
| t <sub>r</sub> , t <sub>f</sub>     | Maximum Clock Rise and Fall Time                                                             | V <sub>CC</sub> = 5V<br>V <sub>CC</sub> = 10V         | 10<br>5  |           |            | μs<br>μs   |
| C <sub>IN</sub>                     | Input Capacitance                                                                            | (Note 2)                                              |          | 5         |            | pF         |
| C <sub>PD</sub>                     | Power Dissipation Capacitance                                                                | (Note 3)                                              |          |           |            |            |

<sup>\*</sup>AC Parameters are guaranteed by DC correlated testing.

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guarantee.d Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.

Note 2: Capacitance is guaranteed by periodic testing.

Note 3: C<sub>PD</sub> determines the no load AC power consumption of any CMOS device. For complete explanation see 54C/74C Family Characteristics application note AN-90.

# **Switching Time Waveforms**



TL/F/5898-3





# Physical Dimensions inches (millimeters) (Continued)



Molded Dual-In-Line Package (N)
Order Number MM54C173N or MM74C173N
NS Package Number N16E

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.



National Semiconductor Corporation 1111 West Bardin Road Arlington, TX 76017 Tel: 1(800) 272-9959 Fax: 1(800) 737-7018 National Semiconductor Europe

Fax: (+49) 0-180-530 85 86 Email: cnjwge@tevm2.nsc.com Deutsch Tel: (+49) 0-180-530 85 85 English Tel: (+49) 0-180-532 78 32 Français Tel: (+49) 0-180-532 93 58 Italiano Tel: (+49) 0-180-534 16 80 National Semiconductor Hong Kong Ltd. 13th Floor, Straight Block, Ocean Centre, 5 Canton Rd. Tsimshatsui, Kowloon Hong Kong Tel: (852) 2737-1600 Fax: (852) 2736-9960 National Semiconductor Japan Ltd. Tel: 81-043-299-2309 Fax: 81-043-299-2408